Skip to content
@pulp-platform

pulp-platform

Pinned Loading

  1. Deeploy Deeploy Public

    DNN Compiler for Heterogeneous SoCs

    Python 54 27

  2. carfield carfield Public

    A mixed-criticality platform built around Cheshire, with a number of safety/security and predictability features. Ready-to-use FPGA flow on multiple boards is available.

    Tcl 114 25

  3. cheshire cheshire Public

    A minimal Linux-capable 64-bit RISC-V SoC built around CVA6

    Verilog 300 85

  4. snitch_cluster snitch_cluster Public

    An energy-efficient RISC-V floating-point compute cluster.

    C 114 90

  5. axi axi Public

    AXI SystemVerilog synthesizable IP modules and verification infrastructure for high-performance on-chip communication

    SystemVerilog 1.4k 320

  6. ara ara Public

    The PULP Ara is a 64-bit Vector Unit, compatible with the RISC-V Vector Extension Version 1.0, working as a coprocessor to CORE-V's CVA6 core

    C 472 167

Repositories

Showing 10 of 316 repositories
  • magia-sdk Public
    pulp-platform/magia-sdk’s past year of commit activity
    C 4 6 0 1 Updated Nov 26, 2025
  • croc Public

    A PULP SoC for education, easy to understand and extend with a full flow for a physical design.

    pulp-platform/croc’s past year of commit activity
    SystemVerilog 163 82 18 9 Updated Nov 26, 2025
  • cheshire Public

    A minimal Linux-capable 64-bit RISC-V SoC built around CVA6

    pulp-platform/cheshire’s past year of commit activity
    Verilog 300 85 16 21 Updated Nov 25, 2025
  • ara Public

    The PULP Ara is a 64-bit Vector Unit, compatible with the RISC-V Vector Extension Version 1.0, working as a coprocessor to CORE-V's CVA6 core

    pulp-platform/ara’s past year of commit activity
    C 472 167 81 7 Updated Nov 25, 2025
  • picobello Public

    whatever it means

    pulp-platform/picobello’s past year of commit activity
    C 13 8 7 2 Updated Nov 25, 2025
  • FlooNoC Public

    A Fast, Low-Overhead On-chip Network

    pulp-platform/FlooNoC’s past year of commit activity
    SystemVerilog 243 Apache-2.0 46 23 4 Updated Nov 25, 2025
  • cva6 Public Forked from openhwgroup/cva6

    This is the fork of CVA6 intended for PULP development.

    pulp-platform/cva6’s past year of commit activity
    Assembly 22 857 1 7 Updated Nov 25, 2025
  • MAGIA Public

    Large-scale 2D mesh system with dedicated GeMM, on-chip RDMA and Rendez-vous accelerators.

    pulp-platform/MAGIA’s past year of commit activity
    C 14 Apache-2.0 5 1 0 Updated Nov 25, 2025
  • TeraNoC Public

    An open-source hybrid Mesh–Crossbar NoC for scalable, low-latency shared-L1-memory clusters with thousands of cores.

    pulp-platform/TeraNoC’s past year of commit activity
    C 25 Apache-2.0 4 0 0 Updated Nov 24, 2025
  • hci Public

    Heterogeneous Cluster Interconnect to bind special-purpose HW accelerators with general-purpose cluster cores

    pulp-platform/hci’s past year of commit activity
    SystemVerilog 14 19 5 5 Updated Nov 24, 2025